

# **Course Outline**

**Computing Science Department** 

Faculty of Science

### COMP 2130 – 3 Credits Introduction to Computer Systems (3,1,0) Fall 2015

Instructor: Office: Office Hours: Phone/Voice Mail: E-Mail:

# **CALENDAR DESCRIPTION**

Students learn the basic concepts of computer systems. Students are introduced to the concepts of computer architecture, the 'C' and assembly programming languages as well as the use of Linux operating system. Students learn about memory organization, data representation, and addressing. Students are introduced to the concepts of machine language, memory, caches, virtual memory, linkage and assembler construction as well as exceptions and processes.

## PREREQUISITES

- COMP 1230 or COMP 2120, and
- COMP 1380 or MATH 1700

# EDUCATIONAL OBJECTIVES/OUTCOMES

Upon successful completion of the course, the student will demonstrate the ability to:

- Understand the fundamentals of computer architecture.
- Familiar with programming through the powerful C programming language .
- Familiar with programming through assembly language.
- Understand critical relationship between programming and computer architecture.
- Understand the efficient programming through code optimization.

## TEXTS/MATERIALS

The course uses the following texts:

- B1: Bryant and O'Hallaron, <u>Computer Systems: A Programmer's Perspective</u>, 2/E, Prentice Hall, 2011 ISBN 10: 0-13-610804-0
- **B2: Kernighan** and **Ritchie**, <u>The C Programming Language</u>, Prentice Hall, 1988, ISBN 10: 0-13-110362-8
- **B3: David A. Patterson** and **John L. Hennessy**, <u>Computer Organization and Design</u>, Morgan Kaufmann - Fifth Edition, 2013, ISBN-13: 978-0124077263

| Course Topics                                                           | Reference to Text<br>Book*           | Duration** |
|-------------------------------------------------------------------------|--------------------------------------|------------|
| 1. Basic concepts of digital systems:                                   |                                      | 1          |
| 1.1 Introduction                                                        | B3-Appendix B.1                      | 1.5 weeks  |
| 1.2 Gates, Truth Tables, and Logic Equations                            | B3-Appendix B.2                      |            |
| 1.3 Combinational Logic                                                 | B3-Appendix B.3                      |            |
| 1.4 Using HW Description Language                                       | B3-Appendix B.4                      |            |
| 1.5 Clocks                                                              | B3-Appendix B.7                      |            |
| 1.6 Memory Elements                                                     | B3-Appendix B.8                      |            |
| 1.7 SRAMs and DRAMs                                                     | B3-Appendix B.9                      |            |
| 1.8 FSM                                                                 | B3-Appendix B.10                     |            |
| 2. Computer Abstraction and Technology                                  |                                      |            |
| 2.1 Introduction                                                        | B3-Chapter 1:1.1-1.2                 | 1 week     |
| 2.2 The compilation system                                              | B3-Chapter 1:1.3 &                   |            |
|                                                                         | B1-Chapter 1:1.2-1.3                 |            |
| 2.3 Computer Architecture and Processor                                 | B3- Chapter 1:1.4-                   |            |
| Technology                                                              | 1.5 &                                |            |
|                                                                         | B1-Chapter 1:1.4-1.6                 |            |
| 2.3 How OS manages HW                                                   | B1-Chapter 1:1.7-1.8                 |            |
| 3. Introduction to Linux OS and C Language                              |                                      |            |
| 3.1 Getting Familiar with Linux                                         | Instructor notes                     | 2.5 weeks  |
| 3.2 Introduction to C Programming                                       | B2-Chapter 1-4                       |            |
| 3.3 Advanced C Programming                                              | B2-Chapter 5-8                       |            |
| 4. Memory Organization, Data representation, and Addressing             |                                      |            |
| 4.1 Information Storage                                                 | B1-Chapter 2:2.1                     | 1 week     |
| 4.2 Integer Representation and Floating Point                           | B1-Chapter                           |            |
| Numbers                                                                 | 2:2.2&2.4                            |            |
| 5. Basics of Architecture, Machine Code                                 |                                      |            |
| 5.1 A Historical Perspective                                            | B1-Chapter 3:3.1                     | 1 week     |
| 5.2 Program Encodings                                                   | B1-Chapter 3:3.2                     |            |
| 5.3 Data Formats                                                        | B1-Chapter 3:3.3                     |            |
| 6. Machine Level Programming                                            |                                      |            |
| 6.1 Arithmetic and Logical Operations                                   | B1-Chapter 3:3.5                     | 1 week     |
| 6.2 Control<br>6.3 Procedures                                           | B1-Chapter 3:3.6                     |            |
| 6.4 Arrays                                                              | B1-Chapter 3:3.7<br>B1-Chapter 3:3.8 |            |
| 7. Memory and Caches                                                    | DI-Chapter 5.5.0                     |            |
| 7.1 Storage Technologies                                                | B1-Chapter 6:6.1                     | 2 week     |
| 7.2 Locality                                                            | B1-Chapter 6:6.2                     |            |
| 7.3 The Memory Hierarchy                                                | B1-Chapter 6:6.3                     |            |
| 7.4 Cache Memories                                                      | B1-Chapter 6:6.4                     | 1          |
| 7.5 Writing Cache-friendly Code                                         | B1-Chapter 6:6.5                     | ]          |
| 7.6 Putting It Together: The Impact of Caches on<br>Program Performance | B1-Chapter 6:6.6                     |            |

| 8. Linking                                     |                   |          |
|------------------------------------------------|-------------------|----------|
| 8.1 Compiler Drivers                           | B1-Chapter 7:7.1  | 2 week   |
| 8.2 Static Linking                             | B1-Chapter 7:7.2  |          |
| 8.3 Object Files                               | B1-Chapter 7:7.3  |          |
| 8.4 Relocatable Object Files                   | B1-Chapter 7:7.4  |          |
| 8.5 Symbols and Symbol Tables                  | B1-Chapter 7:7.5  |          |
| 8.6 Symbol Resolution                          | B1-Chapter 7:7.6  |          |
| 8.7 Relocation                                 | B1-Chapter 7:7.7  |          |
| 8.8 Executable Object Files                    | B1-Chapter 7:7.8  |          |
| 8.9 Loading Executable Object Files            | B1-Chapter 7:7.9  |          |
| 8.10 Dynamic Linking with Shared Libraries     | B1-Chapter 7:7.10 |          |
| 8.11 Loading and Linking Shared Libraries from | B1-Chapter 7:7.11 |          |
| Applications                                   |                   |          |
| 9. Exceptions and Processes                    |                   |          |
| 9.1 Exceptions                                 | B1-Chapter 8:8.1  | 0.5 week |
| 9.2 Processes                                  | B1-Chapter 8:8.2  |          |
| 9.3 System Call Error Handling                 | B1-Chapter 8:8.3  |          |
| 9.4 Process Control                            | B1-Chapter 8:8.4  |          |
| 10. Virtual Memory                             |                   |          |
| 10.1 Physical and Virtual Addressing           | B1-Chapter 9:9.1  | 0.5 week |
| 10.2 Address Spaces                            | B1-Chapter 9:9.2  |          |
| 10.3 VM as a Tool for Caching                  | B1-Chapter 9:9.3  |          |
| 10.4 VM as a Tool for Memory Management        | B1-Chapter 9:9.4  |          |

# \* This is just a reference to the reading material. \*\* Tentative duration.

| Lab Topics                                |
|-------------------------------------------|
| Introduction to Linux & Setting up the VM |
| C Programming Labs                        |
| Basic assembly language programming       |
| Advanced C Programming Labs               |
| Testing and Debugging                     |

# ACM / IEEE Knowledge Area Coverage

# IEEE Knowledge Areas that contain topics and learning outcomes covered in the course

| Knowledge Area                          | Total Hours of Coverage |
|-----------------------------------------|-------------------------|
| AR/Digital Logic and Digital Systems    | 3                       |
| AR/Machine Level Representation of Data | 3                       |
| AR/Assembly Level Machine Organization  | 6                       |
| AR/Memory System Organization and       | 3                       |
| Architecture                            |                         |
| AR/Interfacing and Communication        | 1                       |
| PL/Basic Type Systems                   | 2.5                     |
| SF/Computational Paradigms              | 3                       |
| SF/State and State Machines             | 3                       |
| SF/Evaluation                           | 3                       |

## IEEE Body of Knowledge coverage

| KA | Knowledge Unit                       | Topics Covered                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | T1<br>hou<br>rs | T2<br>hou<br>rs | Electiv<br>e<br>hours |
|----|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------|
| AR | Digital Logic and<br>Digital Systems | <ul> <li>Overview and history of computer<br/>architecture</li> <li>Combinational vs. sequential logic/Field<br/>programmable gate arrays as a<br/>fundamental combinational +<br/>sequential logic building block</li> <li>Multiple representations/layers of<br/>interpretation (hardware is just another<br/>layer)</li> <li>Computer-aided design tools that<br/>process hardware and architectural<br/>representations</li> <li>Register transfer notation/Hardware<br/>Description Language (Verilog/VHDL)</li> <li>Physical constraints (gate delays, fan-<br/>in, fan-out, energy/power)</li> </ul> | 0               | 3               | 0                     |

| KA | Knowledge Unit                                          | Topics Covered                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T1<br>hou<br>rs | T2<br>hou<br>rs | Electiv<br>e<br>hours |
|----|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------------|
| AR | AR/Machine Level<br>Representation of<br>Data           | <ul> <li>Bits, bytes, and words</li> <li>Numeric data representation and number<br/>bases</li> <li>Fixed- and floating-point systems</li> <li>Signed and twos-complement<br/>representations</li> <li>Representation of non-numeric data<br/>(character codes, graphical data)</li> <li>Representation of records and arrays</li> </ul>                                                                                                                                                                                                                                                                                                                                                    | 0               | 3               | 0                     |
| AR | AR/Assembly Level<br>Machine<br>Organization            | <ul> <li>Basic organization of the von Neumann<br/>machine</li> <li>Control unit; instruction fetch, decode,<br/>and execution</li> <li>Instruction sets and types (data<br/>manipulation, control, I/O)</li> <li>Assembly/machine language<br/>programming</li> <li>Instruction formats</li> <li>Addressing modes</li> <li>Subroutine call and return mechanisms<br/>(cross-reference PL/Language Translation<br/>and Execution)</li> <li>I/O and interrupts</li> <li>Heap vs. Static vs. Stack vs. Code<br/>segments</li> <li>Shared memory<br/>multiprocessors/multicore organization</li> </ul>                                                                                        | 0               | 6               | 0                     |
| AR | AR/Memory<br>System<br>Organization and<br>Architecture | <ul> <li>Storage systems and their technology</li> <li>Memory hierarchy: importance of<br/>temporal and spatial locality</li> <li>Main memory organization and operations</li> <li>Latency, cycle time, bandwidth, and<br/>interleaving</li> <li>Cache memories (address mapping,<br/>block size, replacement and store policy)</li> <li>Multiprocessor cache consistency/Using<br/>the memory system for inter-core<br/>synchronization/atomic memory<br/>operations</li> <li>Virtual memory (page table, TLB)</li> <li>Fault handling and reliability</li> <li>Error coding, data compression, and data<br/>integrity (cross-reference SF/Reliability<br/>through Redundancy)</li> </ul> | 0               | 3               | 0                     |
| AR | AR/Interfacing and Communication                        | <ul> <li>I/O fundamentals: handshaking, buffering,<br/>programmed I/O, interrupt-driven I/O</li> <li>Interrupt structures: vectored and</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0               | 1               | 0                     |

|    |                               | <ul> <li>prioritized, interrupt acknowledgment</li> <li>External storage, physical organization,<br/>and drives</li> <li>Buses: bus protocols, arbitration, direct-<br/>memory access (DMA)</li> <li>Introduction to networks: communications<br/>networks as another layer of remote access</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |     |   |   |
|----|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---|---|
| PL | PL/Basic Type<br>Systems      | <ul> <li>o type as a set of values together with a set of operations</li> <li>o Primitive types (e.g., numbers, Booleans)</li> <li>o Compound types built from other types (e.g., records, unions, arrays, lists, functions, references)</li> <li>Association of types to variables, arguments, results, and fields</li> <li>Type safety and errors caused by using values inconsistently given their intended types</li> <li>Goals and limitations of static typing</li> <li>o Eliminating some classes of errors without running the program</li> <li>o Undecidability means static analysis must conservatively approximate program behavior</li> <li>Generic types (parametric polymorphism)</li> <li>o Definition</li> <li>o Use for generic libraries such as collections</li> <li>o Comparison with ad hoc polymorphism</li> <li>Complementary benefits of static and dynamic typing</li> <li>o Errors early vs. errors late/avoided</li> <li>Enforce invariants during code development and code maintenance vs. postpone typing decisions</li> <li>while prototyping and conveniently allow flexible coding patterns such as heterogeneous collections</li> <li>o Avoid misuse of code vs. allow more code reuse</li> <li>o Detect incomplete programs vs. allow incomplete programs to run</li> </ul> | 0.5 | 2 | 0 |
| SF | SF/Computational<br>Paradigms | Basic building blocks and components of<br>a computer (gates, flip-flops, registers,<br>interconnections;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3   | 0 | 0 |

|    |                                | <ul> <li>Datapath + Control + Memory)</li> <li>Hardware as a computational paradigm:<br/>Fundamental logic building blocks; Logic<br/>expressions,<br/>minimization, sum of product forms</li> <li>Application-level sequential processing:<br/>single thread</li> <li>Simple application-level parallel<br/>processing: request level (web<br/>services/client-server/distributed), single<br/>thread per server, multiple threads with<br/>multiple servers</li> <li>Basic concept of pipelining, overlapped<br/>processing stages</li> <li>Basic concept of scaling: going faster vs.<br/>handling larger problems</li> </ul> |   |   |   |
|----|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|
| SF | SF/State and State<br>Machines | <ul> <li>Digital vs. Analog/Discrete vs. Continuous<br/>Systems</li> <li>Simple logic gates, logical expressions,<br/>Boolean logic simplification</li> <li>Clocks, State, Sequencing</li> <li>Combinational Logic, Sequential Logic,<br/>Registers, Memories</li> <li>Computers and Network Protocols as<br/>examples of state machines</li> </ul>                                                                                                                                                                                                                                                                              | 3 | 0 | 0 |
| SF | SF/Evaluation                  | <ul> <li>Performance figures of merit</li> <li>Workloads and representative<br/>benchmarks, and methods of collecting and<br/>analyzing performance figures of<br/>merit</li> <li>CPI (Cycles per Instruction) equation as<br/>tool for understanding tradeoffs in the<br/>design of instruction sets, processor<br/>pipelines, and memory system<br/>organizations.</li> <li>Amdahl's Law: the part of the computation<br/>that cannot be sped up limits the effect of<br/>the parts that can</li> </ul>                                                                                                                        | 3 | 0 | 0 |